IISc researchers develop design framework to build next-generation analog computing chipsets


PTI, Jul 6, 2022, 9:15 AM IST

Source: The Hindu

Researchers at the Indian Institute of Science (IISc) have developed a design framework to build next-generation analog computing chipsets that could be faster and require less power than the digital chips found in most electronic devices.

Using their novel design framework, the team has built a prototype of an analog chipset called ARYABHAT-1 (Analog Reconfigurable Technology And Bias-scalable Hardware for AI Tasks), the Bengaluru-based IISc said in a statement on Tuesday.

”This type of chipset can be especially helpful for Artificial Intelligence (AI)-based applications like object or speech recognition – think Alexa or Siri – or those that require massive parallel computing operations at high speeds,” it said.

Most electronic devices, particularly those that involve computing, use digital chips because the design process is simple and scalable, it noted.

“But the advantage of analog is huge. You will get orders of magnitude improvement in power and size,” explains Chetan Singh Thakur, Assistant Professor at the Department of Electronic Systems Engineering (DESE), IISc, whose lab is leading the efforts to develop the analog chipset.

In applications that do not require precise calculations, analog computing has the potential to outperform digital computing as the former is more energy-efficient.

However, there are several technology hurdles to overcome while designing analog chips. Unlike digital chips, testing and co-design of analog processors is difficult. Large-scale digital processors can be easily synthesised by compiling a high-level code, and the same design can be ported across different generations of technology development — say, from a 7 nm chipset to a 3 nm chipset — with minimal modifications, the statement said.

Because analog chips don’t scale easily, they need to be individually customised when transitioning to the next generation technology or to a new application — their design is expensive, it said.

Another challenge is that trading off precision and speed with power and area is not easy when it comes to analog design, it added.

In digital design, simply adding more components like logic units to the same chip can increase precision, and the power at which they operate can be adjusted without affecting the device performance, the statement noted.

To overcome these challenges, the team has designed a novel framework that allows the development of analog processors which scale just like digital processors. Its chipset can be reconfigured and programmed so that the same analog modules can be ported across different generations of process design and across different applications, it said.

“You can synthesise the same kind of chip at either 180 nm or at 7 nm, just like digital design,” said Thakur.

Different machine learning architectures can be programmed on ARYABHAT, and like digital processors, can operate robustly across a wide range of temperatures, the researchers said. They added that the architecture is also “bias-scalable” — its performance remains the same when the operating conditions like voltage or current are modified. This means that the same chipset can be configured for either ultra-energy-efficient Internet of Things (IoT) applications or for high-speed tasks like object detection.

The design framework was developed as part of IISc student Pratik Kumar’s PhD work, and in collaboration with Shantanu Chakrabartty, Professor at the McKelvey School of Engineering, Washington University in St Louis (WashU), US, who also serves as WashU’s McDonnell Academy ambassador to IISc.

“It’s good to see the theory of analog bias-scalable computing being manifested in reality and for practical applications,” said Chakrabartty, who had earlier proposed bias-scalable analog circuits.

The researchers have outlined their findings in two pre-print studies that are currently under peer review. They have also filed patents and are planning to work with industry partners to commercialise the technology, the statement said.

Udayavani is now on Telegram. Click here to join our channel and stay updated with the latest news.

Top News

NIA arrests key accused in 2023 attack on Indian High Commission in London

IT sleuths threatening raided leaders to claim money belongs to me, Cong: DK Shivakumar

MCC violation: Karnataka HC grants interim relief to Shivakumar

Second phase of LS polls: Polling on Friday for 88 seats in 13 states

Parliament security breach: Court grants Delhi Police additional time to complete probe

Orange alert: Karnataka State Disaster Management cell issues animated advisory

PM Modi to begin 2-day whirlwind campaign in Karnataka from Apr 28

Related Articles More

Don’t blame Dubai’s freak rain on cloud seeding

ISRO Gears Up to Test Critical Parachute Safety of Gaganyaan

Indian students bag NASA awards for Human Exploration Rover Challenge

‘Mastering the Data Paradox’: Book uncovers pivotal role of data in AI age

Bitcoin’s latest ‘halving’ has arrived. Here’s what you need to know

MUST WATCH

Skin Rash, Causes, Signs and Symptoms

11 bullets found in python’s body!

K. Jayaprakash Hegde Sharing His Memories

Grafting Jack Anil

Heat Illness


Latest Additions

NIA arrests key accused in 2023 attack on Indian High Commission in London

Three persons run over by train in Bengaluru

Indian nationals aboard ‘MSC Aries’ in good health, return delayed due to technicalities: MEA

Husband has no control over wife’s ‘stridhan’: SC

IT sleuths threatening raided leaders to claim money belongs to me, Cong: DK Shivakumar

Thanks for visiting Udayavani

You seem to have an Ad Blocker on.
To continue reading, please turn it off or whitelist Udayavani.